# Digitalna vezja UL, FRI

Vaja 8, Registri, Števci (protoboard)

### MSI integracija

#### **Protoboard**

MSI (Medium Scale Integration) – nekaj 100 transistorjev v integriranem vezju

Integrirana vezja v TTL logiki, serija 7400 Vrata:

- 7404 NOT
- 7408 AND
- 7432 OR
- 7486 XOR

### Multiplekserji:

- 74157 2/1 MUX
- 74155 4/1 MUX

### Pomnilne celice

- 7474 – D pomnilna celica



Semafor: <a href="https://www.youtube.com/watch?v=rrFDg97YI7s">https://www.youtube.com/watch?v=rrFDg97YI7s</a>

### MSI integracija

#### **Protoboard**

- MSI (Medium Scale Integration) nekaj 100 transistorjev v integriranem vezju
- Integrirana vezja v TTL logiki, serija 7400

### Logična vrata:

- 7400 NAND, <a href="http://pdf1.alldatasheet.com/datasheet-pdf/view/12608/ONSEMI/7400.html">http://pdf1.alldatasheet.com/datasheet-pdf/view/12608/ONSEMI/7400.html</a>
- 7408 AND, <a href="http://www.ti.com/lit/ds/symlink/sn54s08.pdf">http://www.ti.com/lit/ds/symlink/sn54s08.pdf</a>
- 7432 OR, <a href="http://www.ti.com/lit/ds/symlink/sn54s32.pdf">http://www.ti.com/lit/ds/symlink/sn54s32.pdf</a>
- 7486 XOR, <a href="http://www.ti.com/lit/ds/symlink/sn54s86.pdf">http://www.ti.com/lit/ds/symlink/sn54s86.pdf</a>

### Multiplekserji:

- 74157 2/I MUX, <a href="http://www.ti.com/lit/ds/symlink/sn54s157.pdf">http://www.ti.com/lit/ds/symlink/sn54s157.pdf</a>
- 74155 4/I MUX, <a href="http://www.ti.com/lit/ds/symlink/sn54s153.pdf">http://www.ti.com/lit/ds/symlink/sn54s153.pdf</a>

#### Pomnilne celice:

7474 – D pomnilna celica, <a href="http://www.ti.com/lit/ds/symlink/sn54s74.pdf">http://www.ti.com/lit/ds/symlink/sn54s74.pdf</a>

### Vaja 7 (DN1) Register

- ▶ Definirajte 2-bitni register  $Y=(y_1, y_0)$  v tabeli stanj. Krmilni vhod a določa:
  - a=0: Vpis:Y(t+1)=X, kjer je X=(x<sub>1</sub>, x<sub>0</sub>)
  - ▶ a=1: ciklični pomik desno
- Naloge:
  - Zapišite tabelo stanj delovanja registra
  - Zapišite krmilni funkciji za D pomnilni celici z uporabo:
    - NAND operatorjev
    - 2/I MUXov
  - Realizirajte register v logisimu za obe rešitvi
  - Realizirajte register na protoboardu:

## R1 – D pomnilna celica, NAND, 2/1MUX

| а | <b>y</b> <sub>1</sub> | <b>y</b> <sub>0</sub> | y <sub>1</sub> =D <sub>1</sub>                                       | $y_0 = D_0$                                                          |
|---|-----------------------|-----------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|
|   | (t)                   | (t)                   | (t+1)                                                                | (t+1)                                                                |
| 0 | 0                     | 0                     | <b>X</b> <sub>1</sub>                                                | $x_0$                                                                |
| 0 | 0                     | 1                     | X <sub>1</sub><br>X <sub>1</sub><br>X <sub>1</sub><br>X <sub>1</sub> | x <sub>0</sub><br>x <sub>0</sub><br>x <sub>0</sub><br>x <sub>0</sub> |
| 0 | 1                     | 0                     | <b>X</b> <sub>1</sub>                                                | $\mathbf{x}_0$                                                       |
| 0 | 1                     | 1                     | <b>X</b> <sub>1</sub>                                                | $\mathbf{x}_0$                                                       |
| 1 | 0                     | 0                     | 0                                                                    | 0                                                                    |
| 1 | 0                     | 1                     | 1                                                                    | 0                                                                    |
| 1 | 1                     | 0                     | 0                                                                    | 1                                                                    |
| 1 | 1                     | 1                     | 1                                                                    | 1                                                                    |

 $D_1 = \overline{a}.x_1 \vee a.y_0 = (\overline{a} \uparrow x_1) \uparrow (a \uparrow y_0)$ 

$$D_0 = \overline{a}.x_0 \vee a.y_1 = (\overline{a} \uparrow x_0) \uparrow (a \uparrow y_1)$$





# Vaja 7 (DN2) Števec

- ▶ Definirajte 2-bitni števec  $Q=(Q_1, Q_0)v$  tabeli stanj. Krmilni vhod a določa:
  - $\rightarrow$  a=0: M=4, Dekrement, k=1
  - ▶ a=1: M=4 Inkrement, k=1
- Naloge:
  - Zapišite tabelo stanj delovanja registra
  - Zapišite krmilni funkciji za D pomnilni celici z uporabo
    - XOR operatorjev
    - 4/I MUXov
  - Realizirajte števec v logisimu
  - Realizirajte register na protoboardu

## R2 – D pomnilna celica, XOR, 4/1MUX

| а | $Q_1$ | $Q_0$ | $Q_1$ | $Q_0$ |
|---|-------|-------|-------|-------|
|   | (t)   | (t)   | (t+1) | (t+1) |
| 0 | 0     | 0     | 1     | 1     |
| 0 | 0     | 1     | 0     | 0     |
| 0 | 1     | 0     | 0     | 1     |
| 0 | 1     | 1     | 1     | 0     |
| 1 | 0     | 0     | 0     | 1     |
| 1 | 0     | 1     | 1     | 0     |
| 1 | 1     | 0     | 1     | 1     |
| 1 | 1     | 1     | 0     | 0     |



**CLK** 

Ιu

R' Q'



 $D_1 = 1 \oplus a \oplus Q_1 \oplus Q_0$ XOR v logisim
nastaviti liho št 1 -> izhod =1  $D_0 = \overline{Q}_0$ 

